

# **SYNCHRO-TO-DIGITAL CONVERTERS**

# DESCRIPTION

The SD-14590/91/92 series are high reliability synchro- or resolver-to-digital converters with 14-bit-only, 16bit-only, or 14- or 16-bit programmable resolution. This series of converters feature high quality velocity output and hermetically sealed packages. In addition, the SD-14591 and SD-14592 are pin-for-pin replacements for the Natel 1024 and 1026, respectively.

User-programmable resolution has been designed into the SD-14590 to increase the capabilities of modern motion control systems. The precise positioning attained at 16 bits of resolution and fast tracking of a 14-bit device are now available from one 36pin double DIP hybrid. Velocity output (VEL) from the SD-14590/91/92 is a V-based voltage of 0 to  $\pm 3.5$  VDC with a linearity to 2.0%. Output voltage is positive for an increasing angle. The digital angle output from the SD-14590/91/92 is a natural binary code, parallel positive logic and is TTL/CMOS compatible. Synchronization to a computer is accomplished via a converter busy (CB) and an inhibit (INH) input.

# **APPLICATIONS**

Because of its high reliability, accuracy, small size, and low power consumption, the SD-14590/91/92 is ideal for the most stringent and severe industrial and military ground or avionics applications. All models are available with MIL-PRF-38534 processing as a standard option.

Designed with three-state output, the SD-14590/91/92 is especially wellsuited for use with computer based systems. Among the many possible applications are radar and navigation systems, fire control systems, flight instrumentation, and flight trainers or simulators.

# **FEATURES**

- Replacement for NATEL'S 1024 and 1026
- High Quality Velocity Output
- Eliminates Tachometer
- Accuracy to ±1.3 Arc Minutes
- Small Size
- Synchro or Resolver Input
- Synthesized Reference Eliminates 180° Lock-Up



### FIGURE 1. SD-14590/91/92 BLOCK DIAGRAM

#### TABLE 1. SD-14590/91/92 SPECIFICATIONS

Apply over temperature range, power supply range, reference, frequency and amplitude ranges; 10% signal amplitude variation; and up to 10% harmonic distortion in the reference.

| PARAMETER UNIT VALUE                                                                   |                  |                                                                                                                                                                       |  |  |
|----------------------------------------------------------------------------------------|------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|                                                                                        | •••••            | VALUE                                                                                                                                                                 |  |  |
| RESOLUTION <sup>(1)</sup><br>ACCURACY <sup>(2)</sup>                                   | Bits<br>Min      | 14, 16, 14 / 16<br>±4, ±2, or ±1 +1 LSB                                                                                                                               |  |  |
| REPEATABILITY                                                                          | LSB              | 1 max                                                                                                                                                                 |  |  |
| DIFFERENTIAL LINEARITY                                                                 | LSB              | 1 max in the 16th bit                                                                                                                                                 |  |  |
| REFERENCE INPUT<br>CHARACTERISTICS<br>Carrier Frequency Ranges                         |                  |                                                                                                                                                                       |  |  |
| Nominal 400 Hz Units<br>Nominal 60 Hz Units<br>Voltage Range                           | Hz<br>Hz<br>Vrms | 360-1000<br>47-1000<br>4-130                                                                                                                                          |  |  |
| Input Impedance<br>Single Ended<br>Differential                                        | Ohm<br>Ohm       | 250k min<br>500k min                                                                                                                                                  |  |  |
| Common Mode Range                                                                      | V                | 210 peak max<br>500 transient peak                                                                                                                                    |  |  |
| SIGNAL INPUT<br>CHARACTERISTICS                                                        |                  |                                                                                                                                                                       |  |  |
| (voltage options and minimum                                                           |                  |                                                                                                                                                                       |  |  |
| input impedance balanced)                                                              |                  |                                                                                                                                                                       |  |  |
| Synchro                                                                                | V                | 11.8 VL-L 90 VL-L                                                                                                                                                     |  |  |
| Zin Line to Line<br>Zin Each Line to Gnd                                               | Ohm<br>Ohm       | 17.5k 130k<br>11.5k 85k                                                                                                                                               |  |  |
| Resolver                                                                               | V                | 11.8 VI -I 26 VI -I                                                                                                                                                   |  |  |
| Zin Single Ended                                                                       | Ohm              | 23k 50k                                                                                                                                                               |  |  |
| Zin Differential                                                                       | Ohm              | 46k 100k                                                                                                                                                              |  |  |
| Zin Each Line to Gnd                                                                   | Ohm              | 23k 50k                                                                                                                                                               |  |  |
| Common Mode Range                                                                      | V                | 25 max 60 max                                                                                                                                                         |  |  |
| Direct (1 VL-L)                                                                        |                  |                                                                                                                                                                       |  |  |
| Input Signal Type                                                                      |                  | Sin and Cos resolver signals referenced to converter inter-<br>nal DC reference V.                                                                                    |  |  |
| Sin/Cos Voltage Range<br>Max Voltage w/o Damage                                        | Vrms             | 1 V nominal, 1.15 V max<br>15 V continuous                                                                                                                            |  |  |
| Input Impedance                                                                        | Ohm              | 100 V Peak Transient<br>Zin > 20M//10 pF<br>voltage follower                                                                                                          |  |  |
| <b>REFERENCE SYNTHESIZER</b><br>±Sig/Ref Phase Shift                                   | Deg              | 45 typ, 60 max                                                                                                                                                        |  |  |
| DIGITAL INPUT/OUTPUT                                                                   |                  |                                                                                                                                                                       |  |  |
| Logic Type<br>Inputs                                                                   |                  | TTL/CMOS compatible<br>Logic 0 = 0.8 V max<br>Logic 1 = 2.0 V min<br>Loading = 30 $\mu$ A max P.U.<br>current source<br>to +5 V//5 pF max<br>CMOS transient protected |  |  |
| Inhibit (INH)                                                                          |                  | Logic 0 inhibits<br>Data stable after 0.5 µs                                                                                                                          |  |  |
| Enable MSB's (EM) <sup>(3)</sup>                                                       |                  | Logic 0 enables<br>Logic 1 High Z                                                                                                                                     |  |  |
| Pull down<br>Enable LSB's (EL) <sup>(3)</sup>                                          |                  | 30μA<br>Logic 0 enables<br>Logic 1 High Z                                                                                                                             |  |  |
| Pull down                                                                              |                  | 30µA                                                                                                                                                                  |  |  |
| Resolution Control (A)<br>(SD-14590 only)<br>(Unused Output Data<br>Bits Are Set to 0) |                  | 1 14 bits<br>0 16 bits                                                                                                                                                |  |  |

| TABLE 1. SD-14590/91                                                                                                                                                                                                                                                                                                                        | /92 SPEC          | FICATIONS (contd)                                                                                                                                                                                                                                                            |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PARAMETER                                                                                                                                                                                                                                                                                                                                   | UNIT              | VALUE                                                                                                                                                                                                                                                                        |
| Output Parallel Data                                                                                                                                                                                                                                                                                                                        | bits              | 14 or 16 parallel lines; nat-<br>ural binary angle, positive                                                                                                                                                                                                                 |
| Converter Busy (CB)                                                                                                                                                                                                                                                                                                                         |                   | logic<br>0.4 to 2 µs positive pulse;<br>leading edge initiates<br>counter update.                                                                                                                                                                                            |
| BIT<br>Drive Capability                                                                                                                                                                                                                                                                                                                     |                   | Logic 1 for fault.<br>50 pF plus rated logic drive.<br>Logic 0; 1 TTL load,<br>1.6 mA at 0.4 Vmax<br>Logic 1; 10 TTL loads<br>0.4 mA at 2.8 V min<br>High Z; 10 μA//5 pF max<br>Logic 0; 100 mV max<br>driving CMOS<br>Logic 1; +5 V supply minus<br>100 mV min driving CMOS |
| ANALOG OUTPUTS<br>Velocity (VEL)                                                                                                                                                                                                                                                                                                            |                   | See TABLES 3 and 4                                                                                                                                                                                                                                                           |
| AC error (e)                                                                                                                                                                                                                                                                                                                                | mV rms            | 3.125 16 bit mode<br>6.130 14 bit mode                                                                                                                                                                                                                                       |
| Bias Voltage (V)                                                                                                                                                                                                                                                                                                                            |                   | 1/3 Vs ±10%                                                                                                                                                                                                                                                                  |
| Load                                                                                                                                                                                                                                                                                                                                        | kOhm              | 3 min                                                                                                                                                                                                                                                                        |
| DYNAMIC<br>CHARACTERISTICS                                                                                                                                                                                                                                                                                                                  |                   | See TABLE 3.                                                                                                                                                                                                                                                                 |
| POWER SUPPLY<br>CHARACTERISTICS<br>Nominal Voltage<br>Voltage Range<br>Max Voltage w/o Damage<br>Current                                                                                                                                                                                                                                    | ±%<br>V<br>mA max | +15 V +5 V<br>5 10<br>+18 +8<br>25 10                                                                                                                                                                                                                                        |
| TEMPERATURE RANGES<br>Operating<br>-30X<br>-10X<br>Storage                                                                                                                                                                                                                                                                                  | 0°<br>0°<br>0°    | 0 to +70<br>-55 to +125<br>-65 to +150                                                                                                                                                                                                                                       |
| PHYSICAL<br>CHARACTERISTICS<br>Size<br>Weight                                                                                                                                                                                                                                                                                               | in. (mm)<br>oz    | 1.9 x 0.78 x 0.21<br>(48.3 x 19.8 x 5.3)<br>36 Pin Double Dip<br>0.7 max (20 g)                                                                                                                                                                                              |
| TRANSFORMERS<br>CHARACTERISTICS<br>(See ordering information for<br>list of Transformers. Reference<br>Transformers are Optional for<br>Both Solid-State and Voltage<br>Follower Input Options.)<br>400 Hz TRANSFORMERS<br>Reference Transformer<br>Carrier Frequency Range<br>Voltage Range<br>Input Impedance<br>Breakdown Voltage to GND |                   | 360 - 1000 Hz<br>18 - 130 V<br>40 kΩ min<br>1200 V peak                                                                                                                                                                                                                      |

| TABLE1. SD-14590/91                                                                                                                                                 | TABLE1. SD-14590/91/92 SPECIFICATIONS (contd) |                                                                                                                                                                                |                                       |  |  |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------|--|--|
| PARAMETER                                                                                                                                                           | UNIT                                          | VALUE                                                                                                                                                                          |                                       |  |  |
| TRANSFORMERS<br>CHARACTERISTICS (Cont'd)<br>Signal Transformer<br>Carrier Frequency Range<br>Breakdown Voltage to GND<br>Minimum Input Impedances                   |                                               | 360-1000 Hz<br>700 V peak<br>Synchro Z <sub>IN</sub> (Z <sub>SO</sub> )                                                                                                        | Resolver Z <sub>IN</sub>              |  |  |
| (Balanced)<br>90 V L-L<br>26 V L-L<br>11.8 V L-L                                                                                                                    |                                               | 180 Ω<br>-<br>20k Ω                                                                                                                                                            | 100k Ω<br>30k Ω<br>30k Ω              |  |  |
| 60 Hz TRANSFORMERS<br>Reference Transformer<br>Carrier Frequency Range<br>Input Voltage Range<br>Input Impedance<br>Input Common Mode Voltage<br>Output Description |                                               | 47 - 440 Hz<br>80 - 138 V rms; 11<br>nominal resistive<br>600 kΩ min resistiv<br>500 V rms transfor<br>isolated<br>+R (in phase with<br>and - R (in phase<br>derived from op-a | ve<br>mer<br>RH-RL)<br>9 with RL- RH) |  |  |
| Output Voltage                                                                                                                                                      |                                               | Circuit proof.<br>3.0 V nominal riding on ground<br>reference V. Output Voltage<br>level tracks input level.                                                                   |                                       |  |  |
| Power Required                                                                                                                                                      |                                               | 4 mA typ, 7 mA max from<br>+15 V supply.                                                                                                                                       |                                       |  |  |
| Signal Transformer                                                                                                                                                  |                                               |                                                                                                                                                                                |                                       |  |  |
| Carrier Frequency Range<br>Input Voltage Range                                                                                                                      |                                               | 47 - 440 Hz<br>10 - 100 V rms L-L<br>L-L nominal                                                                                                                               | .; 90 V rms                           |  |  |
| Input Impedance                                                                                                                                                     |                                               | 148 kΩ min L-L ba<br>resistive                                                                                                                                                 | lanced                                |  |  |
| Input Common Mode Voltage<br>Output Description                                                                                                                     |                                               | ±500 V rms transfo<br>Resolver output:<br>- sine (- S) + cosi<br>derived from op-a<br>Short-circuit proo                                                                       | ne (+C)<br>amps.                      |  |  |
| Output Voltage                                                                                                                                                      |                                               | 1.0 V rms nominal<br>ground reference<br>Output voltage le<br>input level.                                                                                                     | riding on<br>V.                       |  |  |
| Power Required                                                                                                                                                      |                                               | 4 mA typ, 7 mA ma<br>+15 V supply.                                                                                                                                             | ax from                               |  |  |
| Notes:<br>(1) Pin programmable for SD-14590 only; SD-14591 is 14 bits and                                                                                           |                                               |                                                                                                                                                                                |                                       |  |  |

 (1) Pin programmable for SD-14590 only; SD-14591 is 14 bits and SD-14592 is 16 bits.
(2) See TABLE 6.

(3) See Logic Input/Output section.

### INTRODUCTION

The circuit shown in FIGURE 1, the SD-14590/91/92 block diagram, consists of three main parts: the signal input; a feedback loop whose elements are the control transformer, demodulator, error processor, VCO and up-down counter; and digital interface circuitry including various latches and buffers.

### SIGNAL INPUTS

The SD-14590/91/92 series offer three input options: synchro, resolver, and direct. In a synchro or resolver mode, shaft angle data is transmitted as the ratio of carrier amplitudes across the

input terminals. Synchro signals, which are of the form sin $\theta$  cos $\omega$ t, sin( $\theta$  + 120°)cos $\omega$ t, and sin( $\theta$  + 240°)cos $\omega$ t are internally converted to resolver format; sin $\theta$ cos $\omega$ t and cos $\theta$ cos $\omega$ t. Direct inputs accept 1 Vrms inputs in resolver form, (sin $\theta$ cos $\omega$ t and cos $\theta$ cos $\omega$ t) and are buffered prior to conversion. FIGURE 2 illustrates synchro and resolver signals as a function of the angle  $\theta$ .

The solid-state signal and reference inputs are true differential inputs with high AC and DC common mode rejection. *Input impedance is maintained with power off.* 

# SOLID-STATE BUFFER INPUT PRODUCTION: TRANSIENT VOLTAGE SUPPRESSION

The solid-state signal and reference inputs are true differential inputs with high AC and DC common rejection so most applications will not require units with isolation transformers. Input impedance is maintained with power off. The current AC peak +DC common mode voltage should not exceed the values in TABLE 1.

90 V line-to-line systems may have voltage transients which exceed the 500 V specification. These transients can destroy the thin-film input resistor network in the hybrid. Therefore, 90 VL-L solid-state input modules may be protected by installing voltage suppressors as shown. Voltage transients are likely to occur whenever synchro or resolver are switched on and off. For instance, a 1000 V transient can be generated when the primary of a CX or TX driving a synchro or resolver input is opened. See FIGURE 3.

# FEEDBACK LOOP

The feedback loop produces a digital angle  $\phi$  which tracks the analog input angle  $\theta$  to within the specified accuracy of the con-



Standard Synchro Control Transmitter (CX) Outputs as a Function of CCW Rotation From Electrical Zero (EZ).



Standard Resolver Control Transmitter (RX) Outputs as a Function of CCW Rotation From Electrical Zero (EZ) With R2-R4 Excited.

# FIGURE 2. SYNCHRO AND RESOLVER SIGNALS



CR1, CR2, and CR3 are 1N6068A, bipolar transient voltage suppressors or equivalent.



CR4 and CR5 are 1N6068A, bipolar transient voltage suppressors or equivalent.

#### FIGURE 3. CONNECTIONS FOR VOLTAGE TRANSIENT SUPPRESSORS

verter. The control transformer performs the following trigonometric computation:

 $sin(\theta - \phi) = sin\theta \cos\phi - \cos\theta \sin\phi$ 

where  $\theta$  is the angle representing the resolver shaft position, and (b) is the digital angle contained in the up/down counter. The tracking process consists of continually adjusting  $\phi$  to make ( $\theta - \phi$ ) = 0, so that  $\phi$  will represent the shaft position  $\theta$ . The output of the demodulator is an analog DC level proportional to  $sin(\theta - \phi)$ . The error processor receives its input from the demodulator and integrates this  $sin(\theta - \phi)$  error signal which then drives a Voltage Controlled Oscillator (VCO). The VCO's clock pulses are accumulated by the up/down counter. The velocity voltage accuracy, linearity and offset are determined by the quality of the VCO. Functionally, the up/down counter is an incremental integrator. Therefore, there are two stages of integration which make the converter a Type II tracking servo. In a Type II servo, the VCO always settles to a counting rate which makes do/dt equal to d0/dt without a lag. The output data will always be fresh and available as long as the maximum tracking rate of the converter is not exceeded.

#### SYNTHESIZED REFERENCE

The synthesized reference section of the SD-14590 eliminates errors caused by guadrature voltage. Due to the inductive nature of synchros and resolvers, their signals lead the reference signal (RH and RL) by about 6°. When an uncompensated reference signal is used to demodulate the control transformer's output, quadrature voltages are not completely eliminated. In a 14-bit converter it is not necessary to compensate for the reference signal's phase shift. A 6° phase shift will, however, cause problems for the one minute accuracy converters. As shown in FIG-URE 1, the converter synthesizes its own  $\cos(\omega t + \alpha)$  reference signal from the  $\sin\theta\cos(\omega t + \alpha)$ ,  $\cos\theta\cos(\omega t + \alpha)$  signal inputs and from the  $\cos\omega t$  reference input. The phase angle of the synthesized reference is determined by the signal input. The reference input is used to choose between the +180° and -180° phases. The synthesized reference will always be exactly in phase with the signal input, and quadrature errors will therefore be eliminated. The synthesized reference circuit also eliminates the 180° false error null hangup.

Quadrature voltages in a resolver or synchro are by definition the resulting 90° fundamental signal in the nulled out error voltage (e) in the converter. A digital position error will result due to the interaction of this quadrature voltage and a reference phase shift between the converter signal and reference inputs. The magnitude of this error is given by the following formula:

Error = Quad/Full Scale (FS) signal \* tan( $\alpha$ )

Where: Error is in radians

Quad/FS signal is per unit quadrature input level.

 $\alpha$  = signal to reference phase shift in degrees.

A typical example of the magnitude of this source of error is as follows:

Quad/FS signal = .001  
$$\alpha = 6$$

Error = 0.35 min ≈1 LSB in the 16th bit.

Note: Quad/FS is composed of static quadrature which is specified by the resolver or synchro supplier plus the speed voltage which is given by:

Speed Voltage = rotational speed/carrier frequency

Where: Speed Voltage is the per unit ratio of electrical rotational speed in RPS divided by carrier frequency in Hz.

This error is totally negligible for 14-bit converters. For 16-bit converters where the highest accuracy possible is needed and where the quadrature and phase shift specifications can be higher, this source of error could be significant. The reference synthesizer circuit in the converter which derives the reference from the input signal essentially sets  $\alpha$  to zero resulting in complete rejection of the quadrature.

### DIGITAL INTERFACE

The digital interface circuitry has three main functions: to latch the output bits during an inhibit command so that the stable data can be read; to furnish both parallel and three-state data formats; and to act as a buffer between the internal CMOS logic and the external TTL logic.

In the SD-14590, applying an inhibit command will lock the data in the transparent latch without interfering with the continuous tracking of the feedback loop. Therefore, the digital angle is always updated, and the inhibit can be applied for an arbitrary amount of time. The inhibit transparent latch and the 50 ns delay are part of the inhibit circuitry. The inhibit circuitry is described in detail in the logic input/output section.

# LOGIC INPUT/OUTPUT

Logic angle outputs consist of 14 or 16 parallel data bits and CONVERTER BUSY (CB). All logic outputs are short-circuit proof to ground and +5 Volts. The CB output is a positive, 0.4 to 2.0 µs pulse. Data changes about 50 ns after the leading edge of the pulse because of an internal delay. Data is valid 0.2 µs after the leading edge of CB, the angle is determined by the sum of the bits at logic "1." Digital outputs are three-state and two bytes wide. For 14 bit only: 1-6 (MSB's) are enabled by signal EM, bits 7-14 (LSB's) are enabled by the signal EL; for 14/16 program-

mable: 1-8 (MSB's) are enabled by signal EM, 9-14 (LSB's 14 bit) or 9-16 (LSB's 16 bit) are enabled by the signal EL. Outputs are valid (logic "1" or "0") 150 ns max after setting EM or EL low, and are high impedance within 100 ns max of setting EM or EL high. Both EM and EL are internally pulled-down to +5 V at 30  $\mu$ A max.

The inhibit ( $\overline{INH}$ ) input locks the transparent latch so the bits will remain stable while data is being transferred (See FIGURE 1). The output is stable 0.5 µs after  $\overline{INH}$  is driven to logic "0," see FIGURE 4. A logic "0" at the T input latches the data, and a logic "1" applied to T will allow the bits to change. The inhibit transparent latch prevents the transmission of invalid data when there is an overlap between CB and  $\overline{INH}$ . While the counter is not being updated, CB is at logic "0" and the  $\overline{INH}$  latch is transparent.

When CB goes to logic "1," the INH latch is locked. If CB occurs after INH has been applied, the latch will remain locked and its data will not change until CB returns to logic "0." If INH is applied during CB, the latch will not lock until the CB pulse is over. The purpose of the 50 ns delay is to prevent a race condition between CB and INH where the up-down counter begins to change as an INH is applied. Whenever an input angle change occurs, the converter changes the digital angle in 1 LSB steps and generates a converter busy pulse. Output data change is initiated by the leading edge of the CB pulse, delayed by 50 ns, nominal. Valid data is available at the outputs 0.2  $\mu$ s after the leading edge of CB, see FIGURE 5.

# **RESOLUTION CONTROL**

Resolution control is via one logic input A. The SD-14590 (not the SD-14591 or SD-14592) has programmable resolution.

### **BUILT-IN-TEST**

The Built-In-Test output (BIT) monitors the level of error (D) from the demodulator. D represents the difference in the input and output angles and ideally should be zero. If it exceeds approximately 65 LSBs (of the selected resolution), the logic level at BIT will change from a logic 0 to logic 1. This condition will occur dur-



FIGURE 5. CONVERTER BUSY TIMING DIAGRAM

| TABLE 2. DIGITAL ANGLE OUTPUTS |                                     |         |  |  |
|--------------------------------|-------------------------------------|---------|--|--|
| BIT                            | DEG/BIT                             | MIN/BIT |  |  |
| 1 MSB                          | 180                                 | 10,800  |  |  |
| 2                              | 90                                  | 5,400   |  |  |
| 3                              | 45                                  | 2,700   |  |  |
| 4                              | 22.5                                | 1,350   |  |  |
| 5                              | 11.25                               | 675     |  |  |
| 6                              | 5.625                               | 387.5   |  |  |
| 7                              | 2.813                               | 168.75  |  |  |
| 8                              | 1.405                               | 84.38   |  |  |
| 9                              | 0.7031                              | 42.19   |  |  |
| 10                             | 0.3516                              | 21.09   |  |  |
| 11                             | 0.1758                              | 10.55   |  |  |
| 12                             | 0.0879                              | 5.27    |  |  |
| 13                             | 0.0439                              | 2.64    |  |  |
| 14                             | 0.0220                              | 1.32    |  |  |
| 15                             | 0.0110                              | 0.66    |  |  |
| 16                             | 0.0055                              | 0.33    |  |  |
| Note: EM enables the I         | MSBs and $\overline{EL}$ enables th | e LSBs. |  |  |

ing a large step and reset after the converter settles out. BIT will also change to logic 1 for an over-velocity condition, because the converter loop cannot maintain input-output and/or if the converter malfunctions where it cannot maintain the loop at a null. BIT will also be set if a total Loss-of-Signal (LOS) and/or a Lossof-Reference (LOR) occurs.

#### **DYNAMIC PERFORMANCE**

A Type II servo loop (Kv =  $\infty$ ) and very high acceleration constants give the SD-14590 superior dynamic performance, as listed in TABLE 3. If the power supply voltages are not the ±15 VDC nominal values, the specified input rates will increase or decrease in proportion to the fractional change in voltage. A Control Loop Block Diagram is shown in FIGURE 6, and an Open Loop Bode Plot is shown in FIGURE 7. The values of the transfer function coefficients are shown in TABLE 3.

An inhibit input, regardless of its duration, does not affect the converter update. A simple method of interfacing to a computer asynchronously to CB is: (A) apply the inhibit, (B) wait 0.5  $\mu$ s minimum, (C) transfer the data and (D) release the inhibit.

As long as the converter maximum tracking rate is not exceeded, there will be no lag in the converter output. If a step input



# FIGURE 6. CONTROL LOOP BLOCK DIAGRAM

| TABLE 3. DYNAMIC CHARACTERISTICS |              |           |        |       |      |
|----------------------------------|--------------|-----------|--------|-------|------|
| PARAMETER                        | UNITS        | BANDWIDTH |        |       |      |
|                                  |              | 400 H     | 400 HZ |       |      |
| RESOLUTION                       | BITS         | 14        | 16     | 14    | 16   |
| Input Frequency                  | Hertz        | 360-10    | 00     | 47-1( | 000  |
| Tracking Rate                    | RPS min      | 10        | 2.5    | 2.5   | 0.61 |
| Bandwidth                        | Hertz        | 54        | *      | 14    | *    |
| Ka                               | 1/sec2 nom   | 12500     | *      | 780   | *    |
| A1                               | 1/sec nom    | 0.31      | *      | 0.078 | *    |
| A2                               | 1/sec nom    | 40k       | *      | 10k   | *    |
| A                                | 1/sec nom    | 112       | *      | 28    | *    |
| В                                | 1/sec nom    | 52        | *      | 13    | *    |
| acc-1 LSB lag                    | Deg/sec2 nom | 275k      | 69     | 17    | 4.3  |
| Settling Time                    | ms max       | 300       | 800    | 1400  | 3400 |

Note: \* means the same as value to the left.

occurs, as when the power is initially applied, the response will be critically damped. FIGURE 8 shows the response to a step input.

After initial slewing at the maximum tracking rate of the converter, there is one overshoot (which is inherent in a Type II servo). The overshoot settling to final value is a function of the small signal settling time. For Velocity output, the simple filter shown in FIGURE 9 will eliminate the one overshoot for step velocity input and will filter the carrier frequency ripple.

#### **ANALOG OUTPUTS**

The analog outputs are velocity (VEL) and AC error (e). Both outputs can swing  $\pm 3.5$  V min. with respect to V.

The AC error, e, is proportional to the error ( $\theta - \phi$ ) with a scaling of 6.310 mV/LSB (14-bit mode), and 3.125 mV/LSB (16-bit mode). Velocity output characteristics are listed in TABLE 4.



FIGURE 7. OPEN LOOP BODE PLOT



FIGURE 8. RESPONSE TO A STEP INPUT

| TABLE 4. VELOCITY CHARACTERISTICS |          |                              |              |  |
|-----------------------------------|----------|------------------------------|--------------|--|
| PARAMETER                         | UNITS    | STANDARD                     |              |  |
|                                   |          | ТҮР                          | MAX          |  |
| Polarity                          |          | Positive for incre           | asing angle. |  |
| Output Voltage                    | V        | 3.5                          |              |  |
| Voltage Scaling                   | RPS      | See Voltage Scaling Table 5. |              |  |
| Scale Factor                      | %        | 10                           | 15           |  |
| Scale Factor TC                   | PPM/°C   | 100                          | 200          |  |
| Reversal Error                    | %        | 1                            | 2            |  |
| Reversal Error TC                 | PPM/°C   | 25                           | 50           |  |
| Linearity                         | % output | 1                            | 2            |  |
| Linearity TC                      | PPM/°C   | 25                           | 50           |  |
| Zero Offset                       | mV       | 15                           | 35           |  |
| Zero Offset TC                    | μV/°C    | 25                           | 50           |  |
| Load                              | k Ohm    | -                            | 3 min        |  |

| TABLE 5. VELOCITY VOLTAGE SCALING |                                        |      |  |  |  |  |
|-----------------------------------|----------------------------------------|------|--|--|--|--|
| BW                                | <b>RESOLUTION</b> (values in RPS/Volt) |      |  |  |  |  |
|                                   | 14 16                                  |      |  |  |  |  |
| Н                                 | 2.8                                    | 0.71 |  |  |  |  |
| LO                                | 0.71 0.17                              |      |  |  |  |  |

Note: If the resolution is changed while the input is changing, then the velocity output voltage and the digital output will have a transient until it settles to the new velocity scaling at a speed determined by the bandwidth. If additional information is required, consult the factory.

#### **VELOCITY OUTPUT**

The Velocity output (VEL) from the SD-14590 is a DC voltage proportional to angular velocity  $d\theta/dt = d\phi/dt$ . The velocity input is the second integrator, as shown in FIGURE 6. Its linearity is dependent solely on the linearity of the voltage controlled oscillator (VCO). Due to the highly linearized VEL output, the electromechanical tachometer can now be eliminated from motion control systems. Bandwidth (BW) and the acceleration constant (Ka) can be determined from the formula shown:

 $BW(Hz) = BW(rad/sec)/2\pi$ 

$$Ka = A^2$$

Outputs e and VEL are not required for normal operation of the converter. V is used as an internal DC reference with the direct input option. Maximum loading on V is 40k ohm; maximum loading for e and VEL is 3k ohm. The velocity characteristics are shown in TABLES 4 and 5. Output e is not closely controlled or characterized. Consult the factory for further information.

FIGURES 10, 11, 12 are the synchro, resolver, and direct input connection diagrams respectively.



**FIGURE 9. VELOCITY FILTER** 











FIGURE 12. DIRECT INPUT CONNECTION DIAGRAM

| TABLE 6. OVERALL ACCURACY (MIN.) VS. RESOLUTION |                           |                   |  |  |  |
|-------------------------------------------------|---------------------------|-------------------|--|--|--|
| ACCURACY                                        | RESOLUTION PROGRAMMED TO: |                   |  |  |  |
| (MINUTES)                                       | 14 BIT 16 BIT             |                   |  |  |  |
| ±1 +1 LSB<br>±2 + 1 LSB<br>±4 + 1 LSB           | 2.3<br>3.3<br>5.3         | 1.3<br>2.3<br>4.3 |  |  |  |

| TA      | TABLE 7. SD-14590/91/92 PIN CONNECTION/FUNCTIONS |         |                       |  |  |
|---------|--------------------------------------------------|---------|-----------------------|--|--|
| PIN NO. | FUNCTION                                         | PIN NO. | FUNCTION              |  |  |
| 1       | S1(R) S1(S) -                                    | 36      | NC                    |  |  |
| 2       | S2(R) $S2(S)$ +C(X)                              | 35      | NC (A for SD-14590)   |  |  |
| 3       | S3(R) S3(S) +S(X)                                | 34      | V                     |  |  |
| 4       | S4(R)                                            | 33      | INH                   |  |  |
| 5       | 1 (MSB)                                          | 32      | +15 V ( Vs)           |  |  |
| 6       | 2                                                | 31      | NC                    |  |  |
| 7       | 3                                                | 30      | BIT                   |  |  |
| 8       | 4                                                | 29      | GND                   |  |  |
| 9       | 5                                                | 28      | +5 V (VL)             |  |  |
| 10      | 6                                                | 27      | e                     |  |  |
| 11      | 7                                                | 26      | EM                    |  |  |
| 12      | 8                                                | 25      | EL                    |  |  |
| 13      | 9                                                | 24      | СВ                    |  |  |
| 14      | 10                                               | 23      | VEL (θ)               |  |  |
| 15      | 11                                               | 22      | *16 (LSB-16 BIT MODE) |  |  |
| 16      | 12                                               | 21      | *15                   |  |  |
| 17      | 13                                               | 20      | RL                    |  |  |
| 18      | 14 (LSB-14 BIT MODE)                             | 19      | RH                    |  |  |
| Note:   |                                                  |         |                       |  |  |

Note

1. "(R)" means resolver, "(S)" means synchro, and "(X)" means direct.

2. \* - No Connection for 14-bit mode or SD-14591.



NOTES:

1. Dimensions shown are in inches (millimeters).

2. Lead identification numbers are for reference only.

3. Lead cluster shall be centered within  $\pm 0.01(0.25)$  of outline dimensions. Lead spacing dimensions apply only at seating plane.

4. Pin material meets solderability requirements to MIL-STD-202E, Method 208C

5. Case is electrically floating.

# FIGURE 13. SD-14590/91/92 MECHANICAL OUTLINE **36-PIN DDIP (KOVAR)**



NOTES:

1. Dimensions are in inches.

2. Metric equivalents are given for information only.

3. Unless otherwise specified , tolerance is ± .005 inch (0.13mm).

4. Lead identification numbers are for reference only.

(Consult factory for availability.)

# FIGURE 14. SD-14590/91/92 MECHANICAL OUTLINE **36-PIN FLAT PACK (CERAMIC)**

# TRANSFORMERS

FIGURE 15 illustrates the Transformer Connection Diagram. These transformers are designed for the voltage follower buffer input option to the SD-14590 (XD-14590 D4 or XD-14590 D5). However, the reference transformers may also be used with the solid-state buffer input options. Passive transformers are considerably larger in size for 60 Hz than for 400 Hz. To minimize size, active transformers are utilized over passive devices for 60 Hz. These active 60 Hz transformers have op-amp outputs and require connection to a +15 V power supply.

#### 400 Hz MODELS

400 Hz SYNCHRO TRANSFORMER T1 21044 OR 21045



400 Hz RESOLVER TRANSFORMER T1 21046 OR 21047 OR 21048



#### 400 Hz REF TRANSFORMER 21049



#### 60 Hz MODELS

#### 60 Hz SYNCHRO TRANSFORMER 24126



#### 60 Hz REF TRANSFORMER 24133

| +15 —    | +15 V       | V  | 34 | V           |
|----------|-------------|----|----|-------------|
|          | 24133<br>RH | тР | 19 | XD-14590 D5 |
| REF { RH | RL          | -R | 20 | RL          |

#### FIGURE 15. TRANSFORMER CONNECTION DIAGRAM



FIGURE 16A. 400 HZ SYNCHRO AND RESOLVER TRANSFORMER MECHANICAL OUTLINES AND ELECTRICAL SCHEMATICS

#### 400 Hz REFERENCE TRANSFORMER DIAGRAMS (T2)



2. SCHEMATIC DIAGRAM



#### 60 Hz SYNCHRO AND REFERENCE TRANSFORMER DIAGRAMS

The mechanical outline is the same for the synchro input transformer (24126) and the reference input transformer (24133), except for the pins. Pins for the reference transformer are shown in parenthesis () below. An asterisk (\*) indicates that the pin is omitted.



#### FIGURE 16B. TRANSFORMER MECHANICAL OUTLINES

# **ORDERING INFORMATION**



\*Standard DDC Processing with burn-in and full temperature test — see table below.

| STANDARD DDC PROCESSING |                            |              |  |  |  |
|-------------------------|----------------------------|--------------|--|--|--|
| TEST                    | MIL-STD-883                |              |  |  |  |
| TEST                    | METHOD(S)                  | CONDITION(S) |  |  |  |
| INSPECTION              | 2009, 2010, 2017, and 2032 | —            |  |  |  |
| SEAL                    | 1014                       | A and C      |  |  |  |
| TEMPERATURE CYCLE       | 1010                       | С            |  |  |  |
| CONSTANT ACCELERATION   | 2001                       | A            |  |  |  |
| BURN-IN                 | 1015, Table 1              | —            |  |  |  |

# TRANSFORMER ORDERING INFORMATION

Reference and signal transformers for the voltage follower buffer input converters must be ordered separately from the following table:

|                                  |                            | DEE                   |                        | PART N                  | UMBERS                     |
|----------------------------------|----------------------------|-----------------------|------------------------|-------------------------|----------------------------|
| TYPE                             | FREQ.                      | REF.<br>VOLTAGE       | L-L<br>VOLTAGE         | REF.<br>XFMR            | SIGNAL<br>XFMR             |
|                                  |                            |                       |                        |                         |                            |
| Synchro<br>Synchro               | 400 Hz<br>400 Hz           | 115 V<br>26 V         | 90 V<br>11.8 V         | 21049<br>21049          | 21045*<br>21044*           |
| Resolver<br>Resolver<br>Resolver | 400 Hz<br>400 Hz<br>400 Hz | 115 V<br>26 V<br>26 V | 90 V<br>26 V<br>11.8 V | 21049<br>21049<br>21049 | 21048*<br>21047*<br>21046* |
| Synchro†                         | 60 Hz                      | 115 V                 | 90 V                   | 24133-1<br>24133-3      | 24126-1<br>24126-3         |

\* The part number for each 400 Hz synchro or resolver isolation transformer includes two separate modules as shown in the outline drawings.

 $\uparrow$  60 Hz synchro transformers are available in two temperature ranges: 1 = -55°C to +105°C

 $3 = 0^{\circ}C$  to +70°C

The information in this data sheet is believed to be accurate; however, no responsibility is assumed by Data Device Corporation for its use, and no license or rights are granted by implication or otherwise in connection therewith.

Specifications are subject to change without notice.



105 Wilbur Place, Bohemia, New York 11716-2482

For Technical Support - 1-800-DDC-5757 ext. 7389 or 7413

Headquarters - Tel: (631) 567-5600 ext. 7389 or 7413, Fax: (631) 567-7358 Southeast - Tel: (703) 450-7900, Fax: (703) 450-6610 West Coast - Tel: (714) 895-9777, Fax: (714) 895-4988 Europe - Tel: +44-(0)1635-811140, Fax: +44-(0)1635-32264 Asia/Pacific - Tel: +81-(0)3-3814-7688, Fax: +81-(0)3-3814-7689 World Wide Web - http://www.ddc-web.com



PRINTED IN THE U.S.A.